công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
AD7829BRU-1REEL7 bảng dữ liệu(PDF) 8 Page - Analog Devices |
|
AD7829BRU-1REEL7 bảng dữ liệu(HTML) 8 Page - Analog Devices |
8 / 21 page AD7829-1 Rev. 0 | Page 7 of 20 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS DB2 1 DB1 2 DB0 3 CONVST 4 DB3 28 DB4 27 DB5 26 DB6 25 CS 5 DB7 24 RD 6 AGND 23 DGND 7 VDD 22 EOC 8 VREF IN/OUT 21 A2 9 VMID 20 A1 10 VIN1 19 A0 11 VIN2 18 VIN8 12 VIN3 17 VIN7 13 VIN4 16 VIN6 14 VIN5 15 AD7829-1 TOP VIEW (Not to Scale) Figure 3. Pin Configuration Table 4. Pin Function Descriptions Pin No. Mnemonic Description 12 to 19 VIN8 to VIN1 Analog Input Channels. The AD7829-1 has eight analog input channels. The inputs have an input span of 2.5 V and 2 V, depending on the supply voltage (VDD). This span can be centered anywhere in the range AGND to VDD using the VMID pin. The default input range (VMID unconnected) is AGND to 2 V (VDD = 3 V ± 10%) or AGND to 2.5 V (VDD = 5 V ± 10%). See the Analog Input section of the data sheet for more information. 22 VDD Positive Supply Voltage, 3 V ± 10% and 5 V ± 10%. 23 AGND Analog Ground. Ground reference for track/hold, comparators, reference circuit, and multiplexer. 7 DGND Digital Ground. Ground reference for digital circuitry. 4 CONVST Logic Input Signal. The convert start signal initiates an 8-bit analog-to-digital conversion on the falling edge of this signal. The falling edge of this signal places the track/hold in hold mode. The track/hold goes into track mode again 120 ns after the start of a conversion. The state of the CONVST signal is checked at the end of a conversion. If it is logic low, the AD7829-1 powers down (see the Operating Modes section). 8 EOC Logic Output. The end of conversion signal indicates when a conversion has finished. The signal can be used to interrupt a microcontroller when a conversion has finished or latch data into a gate array (see the Parallel Interface section). 5 CS Logic Input Signal. The chip select signal is used to enable the parallel port of the AD7829. This is necessary if the ADC is sharing a common data bus with another device. 6 RD Logic Input Signal. The read signal is used to take the output buffers out of their high impedance state and drive data onto the data bus. The signal is internally gated with the CS signal. Both RD and CS must be logic low to enable the data bus. 9 to 11 A2 to A0 Channel Address Inputs. The address of the next multiplexer channel must be present on these inputs when the RD signal goes low. 1 to 3, 24 to 28 DB2 to DB0, DB7 to DB3 Data Output Lines. They are normally held in a high impedance state. Data is driven onto the data bus when both RD and CS go active low. 21 VREF IN/OUT Analog Input and Output. An external reference can be connected to the AD7829-1 at this pin. The on-chip reference is also available at this pin. When using the internal reference, this pin can be left unconnected or, in some cases, it can be decoupled to AGND with a 0.1 μF capacitor. 20 VMID The VMID pin, if connected, is used to center the analog input span anywhere in the range of AGND to VDD (see the Analog Input section). |
Số phần tương tự - AD7829BRU-1REEL7 |
|
Mô tả tương tự - AD7829BRU-1REEL7 |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |