công cụ tìm kiếm bảng dữ liệu linh kiện điện tử
  Vietnamese  ▼
ALLDATASHEET.VN

X  

CS2000CP-CZZR bảng dữ liệu(PDF) 8 Page - Cirrus Logic

tên linh kiện CS2000CP-CZZR
Giải thích chi tiết về linh kiện  Fractional-N Clock Synthesizer & Clock Multiplier
Download  37 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
nhà sản xuất  CIRRUS [Cirrus Logic]
Trang chủ  http://www.cirrus.com
Logo CIRRUS - Cirrus Logic

CS2000CP-CZZR bảng dữ liệu(HTML) 8 Page - Cirrus Logic

Back Button CS2000CP-CZZR Datasheet HTML 4Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 5Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 6Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 7Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 8Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 9Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 10Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 11Page - Cirrus Logic CS2000CP-CZZR Datasheet HTML 12Page - Cirrus Logic Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 37 page
background image
CS2000-CP
8
DS761F3
AC ELECTRICAL CHARACTERISTICS
Test Conditions (unless otherwise specified): VD = 3.1 V to 3.5 V; TA = -10°C to +70°C (Commercial Grade);
TA = -40°C to +85°C (Automotive-D Grade); TA = -40°C to +105°C (Automotive-E Grade); CL =15pF.
Notes: 4. 1 UI (unit interval) corresponds to tSYS_CLK or 1/fSYS_CLK.
5. tCS represents the time from the removal of CLK_IN by which CLK_IN must be re-applied to ensure that
PLL_OUT continues while the PLL re-acquires lock. This timeout is based on the internal VCO frequen-
cy, with the minimum timeout occurring at the maximum VCO frequency. Lower VCO frequencies will
result in larger values of tCS.
6. Only valid in clock skipping mode; See “CLK_IN Skipping Mode” on page 15 for more information.
7. fCLK_OUT is ratio-limited when fCLK_IN is below 72 Hz.
8. fCLK_OUT = 24.576 MHz; Sample size = 10,000 points; AuxOutSrc[1:0] =11.
9. In accordance with AES-12id-2006 section 3.4.2. Measurements are Time Interval Error taken with 3rd
order 100 Hz to 40 kHz bandpass filter.
10. In accordance with AES-12id-2006 section 3.4.1. Measurements are Time Interval Error taken with 3rd
order 100 Hz Highpass filter.
11. 1 UI (unit interval) corresponds to tCLK_IN or 1/fCLK_IN.
12. The frequency accuracy of the PLL clock output is directly proportional to the frequency accuracy of the
reference clock.
Parameters
Symbol
Conditions
Min
Typ
Max
Units
Crystal Frequency
Fundamental Mode XTAL
fXTAL
RefClkDiv[1:0] = 10
RefClkDiv[1:0] = 01
RefClkDiv[1:0] = 00
8
16
32
-
-
-
14
28
50
MHz
MHz
MHz
Reference Clock Input Frequency
fREF_CLK
RefClkDiv[1:0] = 10
RefClkDiv[1:0] = 01
RefClkDiv[1:0] = 00
8
16
32
-
-
-
14
28
56
MHz
MHz
MHz
Reference Clock Input Duty Cycle
DREF_CLK
45
-
55
%
Internal System Clock Frequency
fSYS_CLK
814
MHz
Clock Input Frequency
fCLK_IN
50 Hz
-
30
MHz
Clock Input Pulse Width (Note 4)pwCLK_IN
fCLK_IN < fSYS_CLK/96
fCLK_IN > fSYS_CLK/96
2
10
-
-
-
-
UI
ns
Clock Skipping Timeout
tCS
(Notes 5, 6)20
-
-
ms
Clock Skipping Input Frequency
fCLK_SKIP
(Note 6)
50 Hz
-
80
kHz
PLL Clock Output Frequency
fCLK_OUT
(Note 7)6
-
75
MHz
PLL Clock Output Duty Cycle
tOD
Measured at VD/2
45
50
55
%
Clock Output Rise Time
tOR
20% to 80% of VD
-
1.7
3.0
ns
Clock Output Fall Time
tOF
80% to 20% of VD
-
1.7
3.0
ns
Period Jitter
tJIT
(Note 8)
-
70
-
ps rms
Base Band Jitter (100 Hz to 40 kHz)
(Notes 8, 9)
-
50
-
ps rms
Wide Band JItter (100 Hz Corner)
(Notes 8, 10)
-
175
-
ps rms
PLL Lock Time - CLK_IN (Note 11)tLC
fCLK_IN < 200 kHz
fCLK_IN > 200 kHz
-
-
100
1
200
3
UI
ms
PLL Lock Time - REF_CLK
tLR
fREF_CLK = 8 to 75 MHz
-
1
3
ms
Output Frequency Synthesis Resolution (Note 12)ferr
High Resolution
High Multiplication
0
0
-
-
±0.5
±112
ppm
ppm


Số phần tương tự - CS2000CP-CZZR

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Cirrus Logic
CS2000CP-CZZR CIRRUS-CS2000CP-CZZR Datasheet
301Kb / 36P
   Fractional-N Clock Synthesizer & Clock Multiplier
More results

Mô tả tương tự - CS2000CP-CZZR

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Cirrus Logic
CS2000-CP CIRRUS-CS2000-CP_09 Datasheet
301Kb / 36P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-OTP CIRRUS-CS2000-OTP_09 Datasheet
260Kb / 30P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-OTP CIRRUS-CS2000-OTP Datasheet
596Kb / 30P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-CP CIRRUS-CS2000-CP Datasheet
447Kb / 36P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2100-CP CIRRUS-CS2100-CP_09 Datasheet
278Kb / 32P
   Fractional-N Clock Multiplier
CS2100-CP CIRRUS-CS2100-CP Datasheet
412Kb / 32P
   Fractional-N Clock Multiplier
CS2100-OTP CIRRUS-CS2100-OTP_09 Datasheet
233Kb / 26P
   Fractional-N Clock Multiplier
CS2100-OTP CIRRUS-CS2100-OTP Datasheet
542Kb / 28P
   Fractional-N Clock Multiplier
CS2300-CP CIRRUS-CS2300-CP_09 Datasheet
257Kb / 32P
   Fractional-N Clock Multiplier with Internal LCO
CS2300-OTP CIRRUS-CS2300-OTP Datasheet
403Kb / 28P
   Fractional-N Clock Multiplier with Internal LCO
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37


bảng dữ liệu tải về

Go To PDF Page


Link URL




Chính sách bảo mật
ALLDATASHEET.VN
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không?  [ DONATE ] 

Alldatasheet là   |   Quảng cáo   |   Liên lạc với chúng tôi   |   Chính sách bảo mật   |   Trao đổi link   |   Tìm kiếm theo nhà sản xuất
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com