công cụ tìm kiếm bảng dữ liệu linh kiện điện tử
  Vietnamese  ▼
ALLDATASHEET.VN

X  

ADS7823E/2K5 bảng dữ liệu(PDF) 9 Page - Texas Instruments

Click here to check the latest version.
tên linh kiện ADS7823E/2K5
Giải thích chi tiết về linh kiện  Sampling A/D Converter
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
nhà sản xuất  TI1 [Texas Instruments]
Trang chủ  http://www.ti.com
Logo TI1 - Texas Instruments

ADS7823E/2K5 bảng dữ liệu(HTML) 9 Page - Texas Instruments

Back Button ADS7823E/2K5 Datasheet HTML 5Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 6Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 7Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 8Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 9Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 10Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 11Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 12Page - Texas Instruments ADS7823E/2K5 Datasheet HTML 13Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 19 page
background image
ADS7823
9
SBAS180B
FIGURE 2. Basic Operation of the ADS7823.
SDA
SCL
12
7
6
8
9
1
2
3-8
8
9
Slave Address
MSB
Repeated If More Bytes Are Transferred
R/W
Direction
Bit
Acknowledgement
Signal from
Receiver
Acknowledgement
Signal from
Receiver
START
Condition
ACK
ACK
STOP Condition
or Repeated
START Condition
The device that controls the message is called a “master.”
The devices that are controlled by the master are “slaves.”
The bus must be controlled by a master device that gener-
ates the serial clock (SCL), controls the bus access, and
generates the START and STOP conditions. The ADS7823
operates as a slave on the I2C bus. Connections to the bus
are made via the open-drain I/O lines SDA and SCL.
The following bus protocol has been defined (as shown in
Figure 2):
• Data transfer may be initiated only when the bus is not
busy.
• During data transfer, the data line must remain stable
whenever the clock line is HIGH. Changes in the data line
while the clock line is HIGH will be interpreted as control
signals.
Accordingly, the following bus conditions have been defined:
Bus Not Busy: Both data and clock lines remain HIGH.
Start Data Transfer: A change in the state of the data line,
from HIGH to LOW, while the clock is HIGH, defines a
START condition.
Stop Data Transfer: A change in the state of the data line,
from LOW to HIGH, while the clock line is HIGH, defines the
STOP condition.
Data Valid: The state of the data line represents valid data,
when, after a START condition, the data line is stable for the
duration of the HIGH period of the clock signal. There is one
clock pulse per bit of data.
Each data transfer is initiated with a START condition and
terminated with a STOP condition. The number of data bytes
transferred between START and STOP conditions is not
limited and is determined by the master device. The informa-
tion is transferred byte-wise and each receiver acknowl-
edges with a ninth bit.
Within the I2C bus specifications a standard mode (100kHz
clock rate), a fast mode (400kHz clock rate), and a high-
speed mode (3.4MHz clock rate) are defined. The ADS7823
works in all three modes.
Acknowledge: Each receiving device, when addressed, is
obliged to generate an acknowledge after the reception of
each byte. The master device must generate an extra clock
pulse that is associated with this acknowledge bit.
A device that acknowledges must pull down the SDA line
during the acknowledge clock pulse in such a way that the
SDA line is stable LOW during the HIGH period of the
acknowledge clock pulse. Of course, setup and hold times
must be taken into account. A master must signal an end of
data to the slave by not generating an acknowledge bit on the
last byte that has been clocked out of the slave. In this case,
the slave must leave the data line HIGH to enable the master
to generate the STOP condition.
Figure 2 details how data transfer is accomplished on the I2C
bus. Depending upon the state of the R/W bit, two types of
data transfer are possible:
1. Data transfer from a master transmitter to a slave
receiver. The first byte transmitted by the master is the
slave address. Next follows a number of data bytes. The
slave returns an acknowledge bit after the slave address
and each received byte.
2. Data transfer from a slave transmitter to a master
receiver. The first byte, the slave address, is transmitted
by the master. The slave then returns an acknowledge bit.
Next, a number of data bytes are transmitted by the slave
to the master. The master returns an acknowledge bit
after all received bytes other than the last byte. At the end
of the last received byte, a not-acknowledge is returned.
The master device generates all of the serial clock pulses
and the START and STOP conditions. A transfer is ended
with a STOP condition or a repeated START condition. Since
a repeated START condition is also the beginning of the next
serial transfer, the bus will not be released.
The ADS7823 may operate in the following two modes:
• Slave Receiver Mode: Serial data and clock are received
through SDA and SCL. After each byte is received, an
acknowledge bit is transmitted. START and STOP condi-
tions are recognized as the beginning and end of a serial
transfer. Address recognition is performed by hardware
after reception of the slave address and direction bit.
• Slave Transmitter Mode: The first byte (the slave ad-
dress) is received and handled as in the slave receiver
mode. However, in this mode the direction bit will indicate
that the transfer direction is reversed. Serial data is trans-
mitted on SDA by the ADS7823 while the serial clock is
input on SCL. START and STOP conditions are recog-
nized as the beginning and end of a serial transfer.


Số phần tương tự - ADS7823E/2K5

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Burr-Brown (TI)
ADS7823E/2K5 BURR-BROWN-ADS7823E/2K5 Datasheet
275Kb / 15P
   12-Bit, Sampling A/D Converter with I2C INTERFACE
More results

Mô tả tương tự - ADS7823E/2K5

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Texas Instruments
ADC12DL080 TI1-ADC12DL080_15 Datasheet
831Kb / 34P
[Old version datasheet]   A/D Converter for IF Sampling
logo
Sipex Corporation
SP7800A SIPEX-SP7800A Datasheet
171Kb / 13P
   12-Bit 3ms Sampling A/D Converter
SP8537 SIPEX-SP8537 Datasheet
220Kb / 12P
   Micropower Sampling 10-Bit A/D Converter
logo
Linear Technology
LTC1414 LINER-LTC1414 Datasheet
353Kb / 20P
   14-Bit, 2.2Msps, Sampling A/D Converter
logo
Intersil Corporation
HI5800 INTERSIL-HI5800_00 Datasheet
957Kb / 15P
   12-Bit, 3MSPS, Sampling A/D Converter
logo
API Technologies Corp
MN6500 APITECH-MN6500 Datasheet
1Mb / 8P
   16-bit, 100kHz Sampling A/D Converter
logo
C&D Technologies
ADS-325A CANDD-ADS-325A Datasheet
145Kb / 8P
   10-Bit, 20MHz Sampling A/D Converter
logo
Sipex Corporation
SP8538 SIPEX-SP8538 Datasheet
305Kb / 12P
   Micropower Sampling 12-Bit A/D Converter
SP8528 SIPEX-SP8528 Datasheet
181Kb / 12P
   Micropower Sampling 12-Bit A/D Converter
logo
Intersil Corporation
HI5800 INTERSIL-HI5800 Datasheet
234Kb / 15P
   12-Bit, 3MSPS, Sampling A/D Converter
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


bảng dữ liệu tải về

Go To PDF Page


Link URL




Chính sách bảo mật
ALLDATASHEET.VN
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không?  [ DONATE ] 

Alldatasheet là   |   Quảng cáo   |   Liên lạc với chúng tôi   |   Chính sách bảo mật   |   Trao đổi link   |   Tìm kiếm theo nhà sản xuất
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com