công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
ADC3224IRGZR bảng dữ liệu(PDF) 1 Page - Texas Instruments |
|
|
ADC3224IRGZR bảng dữ liệu(HTML) 1 Page - Texas Instruments |
1 / 77 page Frequency (MHz) 0 12.5 25 37.5 50 62.5 -120 -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 D201 Product Folder Sample & Buy Technical Documents Tools & Software Support & Community An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. ADC3221, ADC3222, ADC3223, ADC3224 SBAS672B – JULY 2014 – REVISED MARCH 2016 ADC322x Dual-Channel, 12-Bit, 25-MSPS to 125-MSPS, Analog-to-Digital Converters 1 1 Features 1 • Dual Channel • 12-Bit Resolution • Single Supply: 1.8 V • Serial LVDS Interface (SLVDS) • Flexible Input Clock Buffer with Divide-by-1, -2, -4 • SNR = 70.2 dBFS, SFDR = 87 dBc at fIN = 70 MHz • Ultra-Low Power Consumption: – 116 mW/Ch at 125 MSPS • Channel Isolation: 105 dB • Internal Dither and Chopper • Support for Multi-Chip Synchronization • Pin-to-Pin Compatible with 14-Bit Version • Package: VQFN-48 (7 mm × 7 mm) 2 Applications • Multi-Carrier, Multi-Mode Cellular Base Stations • Radar and Smart Antenna Arrays • Munitions Guidance • Motor Control Feedback • Network and Vector Analyzers • Communications Test Equipment • Nondestructive Testing • Microwave Receivers • Software-Defined Radios (SDRs) • Quadrature and Diversity Radio Receivers • Handheld Radio and Instrumentation 3 Description The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog- to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. Device Information(1) PART NUMBER PACKAGE BODY SIZE (NOM) ADC322x VQFN (48) 7.00 mm × 7.00 mm (1) For all available packages, see the orderable addendum at the end of the datasheet. space space space space space space Performance at fS = 125 MSPS, fIN = 10 MHz (SNR = 70.6 dBFS, SFDR = 100 dBc) |
Số phần tương tự - ADC3224IRGZR |
|
Mô tả tương tự - ADC3224IRGZR |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |