công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
MCP47X6A1-E bảng dữ liệu(PDF) 9 Page - Microchip Technology |
|
MCP47X6A1-E bảng dữ liệu(HTML) 9 Page - Microchip Technology |
9 / 86 page © 2011-2012 Microchip Technology Inc. DS22272C-page 9 MCP4706/4716/4726 FIGURE 1-4: I2C Bus Data Timing. 90 91 92 100 101 103 106 107 109 109 110 102 SCL SDA In SDA Out TABLE 1-3: I2C BUS DATA REQUIREMENTS (SLAVE MODE) I2C™ AC Characteristics Standard Operating Conditions (unless otherwise specified) Operating Temperature -40 °C ≤ TA ≤ +125°C (Extended) Operating Voltage VDD range is described in Electrical Characteristics Param. No. Sym Characteristic Min Max Units Conditions 100 THIGH Clock high time 100 kHz mode 4000 — ns 2.7V-5.5V 400 kHz mode 600 — ns 2.7V-5.5V 1.7 MHz mode 120 ns 4.5V-5.5V 3.4 MHz mode 60 — ns 4.5V-5.5V 101 TLOW Clock low time 100 kHz mode 4700 — ns 2.7V-5.5V 400 kHz mode 1300 — ns 2.7V-5.5V 1.7 MHz mode 320 ns 4.5V-5.5V 3.4 MHz mode 160 — ns 4.5V-5.5V Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. 2: A Fast mode (400 kHz) I2C™ bus device can be used in a Standard mode (100 kHz) I2C bus system, but the requirement tSU;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the Low period of the SCL signal. If such a device does stretch the Low period of the SCL signal, it must output the next data bit to the SDA line. TR max.+tSU;DAT = 1000 + 250 = 1250 ns (according to the Standard mode I 2C bus specification) before the SCL line is released. 3: The MCP47X6 device must provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCL signal. This specification is not a part of the I2C specification, but must be tested in order to ensure that the output data will meet the setup and hold specifications for the receiving device. 4: Use Cb in pF for the calculations. 5: Not Tested. This parameter ensured by characterization. 6: A Master Transmitter must provide a delay to ensure that difference between SDA and SCL fall times do not unintentionally create a Start or Stop condition. If this parameter is too short, it can create an unintentional Start or Stop condition to other devices on the I2C bus line. If this parameter is too long, the Data Input Setup (TSU:DAT) or Clock Low time (TLOW) can be affected. Data Input: This parameter must be longer than tSP. Data Output: This parameter is characterized, and tested indirectly by testing TAA parameter. 7: Ensured by the TAA 3.4 MHz specification test. 8: The specification is not part of the I 2 C specification. TAA = THD:DAT + TFSDA (or TRSDA). |
Số phần tương tự - MCP47X6A1-E |
|
Mô tả tương tự - MCP47X6A1-E |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |