công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
AD9129BBCZ bảng dữ liệu(PDF) 4 Page - Analog Devices |
|
AD9129BBCZ bảng dữ liệu(HTML) 4 Page - Analog Devices |
4 / 68 page AD9119/AD9129 Data Sheet Rev. 0 | Page 4 of 68 LVDS DIGITAL SPECIFICATIONS VDDA = VDD = 1.8 V, VSSA = −1.5 V, IOUTFS = 33 mA, TA = −40°C to +85°C. LVDS drivers and receivers are compatible with the IEEE Standard 1596.3-1996, unless otherwise noted. Table 2. Parameter Symbol Test Conditions/Comments Min Typ Max Unit LVDS DATA INPUTS (P1_D[13:0]P, P1_D[13:0]N, P0_D[13:0]P, P0_D[13:0]N) Px_DxP = VIA, Px_DxN = VIB Input Voltage Range VIA, VIB 825 1575 mV Input Differential Threshold VIDTH −100 +100 mV Input Differential Hysteresis VIDTHH − VIDTHL 20 mV Receiver Differential Input Impedance RIN 80 120 Ω LVDS Input Rate 1400 MSPS Input Capacitance 1.2 pF LVDS CLOCK INPUTS (DCI_P, DCI_N) DCI_P = VIA, DCI_N = VIB Input Voltage Range VIA, VIB 825 1575 mV Input Differential Threshold VIDTH −225 +225 mV Input Differential Hysteresis VIDTHH − VIDTHL 20 mV Receiver Differential Input Impedance RIN 80 120 Ω Maximum Clock Rate 700 MHz LVDS CLOCK OUTPUTS (DCO_P, DCO_N) DCO_P = VOA, DCO_N = VOB, 100 Ω termination Output Voltage High VOA, VOB 1375 mV Output Voltage Low VOA, VOB 1025 mV Output Differential Voltage |VOA|, |VOB| Register 0x7C[7:6] = 01b (default) 200 225 250 mV Output Offset Voltage VOS 1150 1250 mV Output Impedance, Single-Ended RO 80 100 120 Ω RO Mismatch Between A and B ∆RO 10 % Change in |VOD| Between Setting 0 and Setting 1 |∆VOD| 25 mV Change in VOS Between Setting 0 and Setting 1 ∆VOS 25 mV Output Current Driver Shorted to Ground ISA, ISB 20 mA Drivers Shorted Together ISAB 4 mA Power-Off Output Leakage |IXA|, |IXB| 10 µA Maximum Clock Rate 700 MHz HSTL DIGITAL SPECIFICATIONS VDDA = VDD = 1.8 V, VSSA = −1.5 V, IOUTFS = 33 mA, TA = −40°C to +85°C. HSTL receiver levels are compatible with the EIA/JEDEC JESD8-6 standard, unless otherwise noted. Table 3. Parameter Symbol Test Comments/Conditions Min Typ Max Unit HSTL DATA INPUTS (P1_D[13:0]P, P1_D[13:0]N, P0_D[13:0]P, P0_D[13:0]N) Px_DxP = VIA, Px_DxN = VIB Common-Mode Input Voltage Range VIA, VIB 0.68 0.9 V Differential Input Voltage 200 mV Receiver Differential Input Impedance RIN 80 120 Ω HSTL Input Rate 1400 MSPS Input Capacitance 1.2 pF HSTL CLOCK INPUT (DCI_P, DCI_N) DCI_P = VIA, DCI_N = VIB Common-Mode Input Voltage Range VIA, VIB 0.68 0.9 mV Differential Input Voltage 450 mV Receiver Differential Input Impedance RIN 80 120 Ω Maximum Clock Rate 700 MHz |
Số phần tương tự - AD9129BBCZ |
|
Mô tả tương tự - AD9129BBCZ |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |