công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
ADMC328YR-XXX-YY bảng dữ liệu(PDF) 9 Page - Analog Devices |
|
ADMC328YR-XXX-YY bảng dữ liệu(HTML) 9 Page - Analog Devices |
9 / 32 page ADMC328 –9– REV. B Serial Port The ADMC328 incorporates a complete synchronous serial port (SPORT1) for serial communication and multiprocessor communication. The following is a brief list of capabilities of the ADMC328 SPORT1. Refer to the ADSP-2100 Family User’s Manual, Third Edition, for further details. • SPORT1 is bidirectional and has a separate, double-buffered transmit and receive section. • SPORT1 can use an external serial clock or generate its own serial clock internally. • SPORT1 has independent framing for the receive and trans- mit sections. Sections run in a frameless mode or with frame synchronization signals internally or externally generated. Frame synchronization signals are active high or inverted, with either of two pulsewidths and timings. • SPORT1 supports serial data word lengths from 3 bits to 16 bits and provides optional A-law and µ-law companding ac- cording to ITU (formerly CCITT) recommendation G.711. • SPORT1 receive and transmit sections can generate unique interrupts on completing a data word transfer. • SPORT1 can receive and transmit an entire circular buffer of data with only one overhead cycle per data word. An interrupt is generated after a data buffer transfer. • SPORT1 can be configured to have two external interrupts (IRQ0 and IRQ1), and the Flag In and Flag Out signals. The internally generated serial clock may still be used in this configuration. • SPORT1 has two data receive pins (DR1A and DR1B), which are internally multiplexed onto the one DR1 port of the SPORT1. The particular data receive pin selected is deter- mined by a bit in the MODECTRL register. PIN FUNCTION DESCRIPTION The ADMC328 is available in a 28-lead SOIC package and a 28-lead PDIP package. Table I describes the pins. Table I. Pin List Group # of Input/ Name Pins Output Function RESET 1 I Processor Reset Input SPORT1 1 6 I/O Serial Port 1 Pins (TFS1, RFS1, DT1, DR1A, DR1B, SCLK1) CLKOUT 1 1 O Processor Clock Output CLKIN, XTAL 2 I, O External Clock or Quartz Crystal Connection Point PIO0–PIO8 1 9 I/O Digital I/O Port Pins AUX0–AUX1 1 2 O Auxiliary PWM Outputs AH–CL 6 O PWM Outputs PWMTRIP 1 I PWM Trip Signal V1–V2 2 I Analog Inputs VAUX0–VAUX2 3 I Auxiliary Analog Input ISENSE 1 I Current Sense Amplifier Input ICONST 1 O ADC Constant Current Source VDD 1 Power Supply GND 1 Ground NOTE 1Multiplexed pins, selectable individually through the PIOSELECT and PIODATA1 registers. INTERRUPT OVERVIEW The ADMC328 can respond to 16 different interrupt sources with minimal overhead, five of which are internal DSP core interrupts and 11 are from the motor control peripherals. The five DSP core interrupts are SPORT1 receive (or IRQ0) and trans- mit (or IRQ1), the internal timer, and two software interrupts. The motor control peripheral interrupts are the nine program- mable I/Os and two from the PWM (PWMSYNC pulse and PWMTRIP). All motor control interrupts are multiplexed into the DSP core through the peripheral IRQ2 interrupt. The interrupts are internally prioritized and individually maskable. A detailed description of the entire interrupt system of the ADMC328 is presented later, following a more detailed description of each peripheral block. Memory Map The ADMC328 has two distinct memory types: program memory and data memory. In general, program memory contains user code and coefficients, while the data memory is used to store variables and data during program execution. Both program memory RAM and ROM are provided on the ADMC328. Pro- gram memory RAM is arranged as one contiguous 512 × 24-bit block, starting at address 0x0000. Program memory ROM is a 4K × 24-bit block located at address 0x0800. Data memory is arranged as a 512 × 16-bit block starting at address 0x3800. The motor control peripherals are memory mapped into a region of the data memory space starting at 0x2000. The complete program and data memory maps are given in Tables II and III, respectively. Table II. Program Memory Map Memory Address Range Type Function 0x0000–0x002F RAM Interrupt Vector Table 0x0030–0x01FF RAM User Program Memory 0x0200–0x07FF Reserved 0x0800–0x17FF ROM User Program Memory 0x1800–0x3FFF Reserved Table III. Data Memory Map Memory Address Range Type Function 0x0000–0x1FFF Reserved 0x2000–0x20FF Memory Mapped Registers 0x2100–0x37FF Reserved 0x3800–0x39FF RAM User Data Memory 0x3A00–0x3BFF RAM Reserved 0x3C00–0x3FFF Memory Mapped Registers |
Số phần tương tự - ADMC328YR-XXX-YY |
|
Mô tả tương tự - ADMC328YR-XXX-YY |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |