công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
AD1674K bảng dữ liệu(PDF) 5 Page - Analog Devices |
|
AD1674K bảng dữ liệu(HTML) 5 Page - Analog Devices |
5 / 12 page AD1674 REV. C –5– (for all grades TMIN to TMAX with VCC = +15 V 10% or +12 V 5%, VLOGIC = +5 V 10%, VEE = –15 V 10% or –12 V 5%; VIL = 0.4 V, VIH = 2.4 V unless otherwise noted) SWITCHING SPECIFICATIONS CONVERTER START TIMING (Figure 1) J, K, A, B, Grades T Grade Parameter Symbol Min Typ Max Min Typ Max Units Conversion Time 8-Bit Cycle tC 78 7 8 µs 12-Bit Cycle tC 910 9 10 µs STS Delay from CE tDSC 200 225 ns CE Pulse Width tHEC 50 50 ns CS to CE Setup tSSC 50 50 ns CS Low During CE High tHSC 50 50 ns R/C to CE Setup tSRC 50 50 ns R/C Low During CE High tHRC 50 50 ns A0 to CE Setup tSAC 00 ns A0 Valid During CE High tHAC 50 50 ns READ TIMING—FULL CONTROL MODE (Figure 2) J, K, A, B, Grades T Grade Parameter Symbol Min Typ Max Min Typ Max Units Access Time tDD 1 75 150 75 150 ns Data Valid After CE Low tHD 25 2 25 2 ns 20 3 15 4 ns Output Float Delay tHL 5 150 150 ns CS to CE Setup tSSR 50 50 ns R/C to CE Setup tSRR 00 ns A0 to CE Setup tSAR 50 50 ns CS Valid After CE Low tHSR 00 ns R/C High After CE Low tHRR 00 ns A0 Valid After CE Low tHAR 50 50 ns NOTES 1t DD is measured with the load circuit of Figure 3 and is defined as the time required for an output to cross 0.4 V or 2.4 V. 20 °C to T MAX. 3At –40 °C. 4At –55 °C. 5t HL is defined as the time required for the data lines to change 0.5 V when loaded with the circuit of Figure 3. All min and max specifications are guaranteed. Specifications subject to change without notice. Test VCP COUT Access Time High Z to Logic Low 5 V 100 pF Float Time Logic High to High Z 0 V 10 pF Access Time High Z to Logic High 0 V 100 pF Float Time Logic Low to High Z 5 V 10 pF t HEC CE STS DB11 – DB0 A0 CS __ R/C _ t SSC t HSC t SRC t HRC t SAC t HAC t C t DSC HIGH IMPEDANCE Figure 1. Converter Start Timing HIGH IMPEDANCE CE STS DB11 – DB0 A0 CS __ R/C _ t HSR t SSR t HRR t SAR t HAR t DD t HL HIGH IMP. DATA VALID t HD t HS t SSR Figure 2. Read Timing VCP DOUT COUT IOH IOL Figure 3. Load Circuit for Bus Timing Specifications |
Số phần tương tự - AD1674K |
|
Mô tả tương tự - AD1674K |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |