công cụ tìm kiếm bảng dữ liệu linh kiện điện tử
  Vietnamese  ▼
ALLDATASHEET.VN

X  

SM55161A-70HKCM bảng dữ liệu(PDF) 7 Page - Austin Semiconductor

tên linh kiện SM55161A-70HKCM
Giải thích chi tiết về linh kiện  262144 x 16 BIT VRAM MULTIPORT VIDEO RAM
Download  64 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
nhà sản xuất  AUSTIN [Austin Semiconductor]
Trang chủ  http://www.austinsemiconductor.com
Logo AUSTIN - Austin Semiconductor

SM55161A-70HKCM bảng dữ liệu(HTML) 7 Page - Austin Semiconductor

Back Button SM55161A-70HKCM Datasheet HTML 3Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 4Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 5Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 6Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 7Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 8Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 9Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 10Page - Austin Semiconductor SM55161A-70HKCM Datasheet HTML 11Page - Austin Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 64 page
background image
VRAM
SM55161A
Production
Austin Semiconductor, Inc.
AustinSemiconductor,Inc.reservestherighttochangeproductsorspecificationswithoutnotice.
7
SMJ55161A
Rev. 1.6
03/05
output enable/transfer select (TRG\)
TRG\ selects either DRAM or transfer operation as RAS\
falls. For DRAM operation, TRG\ must be held high as RAS\
falls. During DRAM operation, TRG functions as an output
enable for the DRAM output pins DQ0–DQ15. For transfer
operation, TRG\ must be brought low before RAS\ falls.
write-mask select, write enable (WE)
In DRAM operation, WE\ enables data to be written to the
DRAM. WE\ is also used to select the DRAM write-per-bit
mode. Holding WE\ low on the falling edge of RAS\ invokes
the write-per-bit operation. The SMJ55161A supports both the
nonpersistent write-per-bit mode and the persistent write-per-
bit mode.
special-function select (DSF)
The DSF input is latched on the falling edge of RAS\ or the
first falling edge of CASx\, similar to an address. DSF deter-
mines which of the following functions are invoked on a par-
ticular cycle:
• CBR refresh with reset (CBR)
• CBR refresh with no reset (CBRN)
• CBR refresh with no reset and stop-point set (CBRS)
• Block write
• Loading write-mask register for the persistent
write-per-bit mode (LMR)
• Loading color register for the block-write mode
• Split-register-transfer read
DRAM data I/O, write mask data (DQ0–DQ15)
DRAM data is written or read through the common I/O DQ
pins. The 3-state DQ-output buffers provide direct TTL
compatibility (no pullup resistors) with a fanout of one Series
54 TTL load. Data out is the same polarity as data in. During a
normal access cycle, the outputs remain in the high-impedance
state until TRG\ is brought low. Data appears at the outputs
until TRG\ returns high, CASx\ returns high following RAS\
returning high, or RAS\ returns high following CASx\ returning
high. The write mask is latched into the device through the
random DQ pins by the falling edge of RAS\ and is used on all
write-per-bit cycles. In a transfer operation, the DQ outputs
remain in the high-impedance state for the entire cycle.
serial-data outputs (SQ0 –SQ15)
Serial data is read from the SQ pins. The SQ output buffers
provide direct TTL compatibility (no pullup resistors) with a
fanout of one Series 54 TTL load. The serial outputs are in the
high-impedance (floating) state as long as the serial-enable pin,
SE\, is high. The serial outputs are enabled when SE\ is brought
low.
serial clock (SC)
Serial data is accessed out of the data register during the
rising edge of SC. The SMJ55161A is designed to work with a
wide range of clock duty cycles to simplify system design.
There is no refresh requirement because the data registers that
comprise the SAM are static. There is also no minimum SC-
clock operating frequency.
serial enable (SE)
During serial-access operations, SE\ is used as an enable/
disable for the SQ outputs. SE\ low enables the serial-data out-
put while SE\ high disables the serial-data output. SE\ is also
used as an enable/disable for output pin QSF.
IMPORTANT: While SE\ is held high, the serial clock is
not disabled. External SC pulses increment the internal serial-
address counter regardless of the state of SE\. This ungated
serial-clock scheme minimizes access time of serial output from
SE\ low because the serial-clock input buffer and the serial-
address counter are not disabled by SE\.
special-function output (QSF)
QSF is an output pin that indicates which half of the SAM
is being accessed. When QSF is low, the serial-address pointer
is accessing the lower (least significant) 256 bits of the serial
register (SAM). When QSF is high, the pointer is accessing the
higher (most significant) 256 bits of the SAM.
During full-register-transfer operations, QSF can change
state upon completing the cycle. This state is determined by
the tap point loaded during the transfer cycle. QSF is enabled
by SE\; therefore, if SE\ is high, the QSF output is in the high-
impedance state.
no connect / ground (NC/GND)
NC/GND must be tied to system ground or left floating for
proper device operation.


Số phần tương tự - SM55161A-70HKCM

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Silicon Mitus, Inc.
SM5516 SILICONMITUS-SM5516 Datasheet
738Kb / 2P
   Electrinically Marker IC for USB Type-C Cable
July 2021 Rev. 0.0.4
SM5516W SILICONMITUS-SM5516W Datasheet
738Kb / 2P
   Electrinically Marker IC for USB Type-C Cable
July 2021 Rev. 0.0.4
More results

Mô tả tương tự - SM55161A-70HKCM

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Texas Instruments
TMS55165 TI-TMS55165 Datasheet
1Mb / 70P
[Old version datasheet]   262144 BY 16-BIT MULTIPORT VIDEO RAM
SMJ55166 TI-SMJ55166 Datasheet
1Mb / 62P
[Old version datasheet]   262144 BY 16-BIT MULTIPORT VIDEO RAM
SMJ55161 TI-SMJ55161 Datasheet
1Mb / 64P
[Old version datasheet]   262144 BY 16-BIT MULTIPORT VIDEO RAM
SMJ44C251 TI-SMJ44C251 Datasheet
950Kb / 53P
[Old version datasheet]   262144 BY 4-BIT MULTIPORT VIDEO RAM
SMJ44C251B TI-SMJ44C251B Datasheet
930Kb / 53P
[Old version datasheet]   262144 BY 4-BIT MULTIPORT VIDEO RAM
TMS55160 TI-TMS55160 Datasheet
1Mb / 67P
[Old version datasheet]   262144 BY 16-BIT MULTIPORT VIDEO RAMS
logo
Elpida Memory
HM5316123B ELPIDA-HM5316123B Datasheet
521Kb / 50P
   131,072-word x 16-bit Multiport CMOS Video RAM
logo
Hitachi Semiconductor
HM53461 HITACHI-HM53461 Datasheet
781Kb / 13P
   65,536-WORD x 4-BIT MULTIPORT CMOS VIDEO RAM
logo
NEC
UPD41256 NEC-UPD41256 Datasheet
722Kb / 17P
   262144 X 1-BIT DYNAMIC NMOS RAM
logo
Samsung semiconductor
KM4216C256 SAMSUNG-KM4216C256 Datasheet
2Mb / 41P
   256K X 16 BIT CMOS VIDEO RAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64


bảng dữ liệu tải về

Go To PDF Page


Link URL




Chính sách bảo mật
ALLDATASHEET.VN
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không?  [ DONATE ] 

Alldatasheet là   |   Quảng cáo   |   Liên lạc với chúng tôi   |   Chính sách bảo mật   |   Trao đổi link   |   Tìm kiếm theo nhà sản xuất
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com