công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
SN74ACT3631-20PQ bảng dữ liệu(PDF) 11 Page - Texas Instruments |
|
SN74ACT3631-20PQ bảng dữ liệu(HTML) 11 Page - Texas Instruments |
11 / 26 page SN74ACT3631 512 × 36 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS246G – AUGUST 1993 – REVISED APRIL 1998 11 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 When the port-B data (B0 – B35) outputs are active, the data on the bus comes from the FIFO output register when the port-B mailbox select (MBB) input is low and from the mail1 register when MBB is high. Mail2 data is always present on the port-A data (A0 – A35) outputs when they are active. The mail1 register flag (MBF1) is set high by a low-to-high transition on CLKB when a port-B read is selected by CSB, W/RB, and ENB with MBB high. The mail2 register flag (MBF2) is set high by a low-to-high transition on CLKA when a port-A read is selected by CSA, W/RA, and ENA with MBA high. The data in a mail register remains intact after it is read and changes only when new data is written to the register. tpd(R-F) CLKA CLKB RST 0,1 th(FS) tsu(FS) th(RS) tsu(RS) FS1, FS0 IR tpd(C-IR) tpd(C-IR) OR tpd(C-OR) tpd(R-F) AE AF MBF1, MBF2 tpd(R-F) Figure 1. FIFO Reset Loading X and Y With a Preset Value of Eight |
Số phần tương tự - SN74ACT3631-20PQ |
|
Mô tả tương tự - SN74ACT3631-20PQ |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |