công cụ tìm kiếm bảng dữ liệu linh kiện điện tử
  Vietnamese  ▼
ALLDATASHEET.VN

X  

AD2S1210ASTZ bảng dữ liệu(PDF) 6 Page - Analog Devices

tên linh kiện AD2S1210ASTZ
Giải thích chi tiết về linh kiện  Variable Resolution, 10-Bit to 16-Bit R/D Converter with Reference Oscillator
Download  36 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
nhà sản xuất  AD [Analog Devices]
Trang chủ  http://www.analog.com
Logo AD - Analog Devices

AD2S1210ASTZ bảng dữ liệu(HTML) 6 Page - Analog Devices

Back Button AD2S1210ASTZ Datasheet HTML 2Page - Analog Devices AD2S1210ASTZ Datasheet HTML 3Page - Analog Devices AD2S1210ASTZ Datasheet HTML 4Page - Analog Devices AD2S1210ASTZ Datasheet HTML 5Page - Analog Devices AD2S1210ASTZ Datasheet HTML 6Page - Analog Devices AD2S1210ASTZ Datasheet HTML 7Page - Analog Devices AD2S1210ASTZ Datasheet HTML 8Page - Analog Devices AD2S1210ASTZ Datasheet HTML 9Page - Analog Devices AD2S1210ASTZ Datasheet HTML 10Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 36 page
background image
AD2S1210
Rev. 0 | Page 6 of 36
TIMING SPECIFICATIONS
AVDD = DVDD = 5.0 V ± 5%, TA = TMIN to TMAX, unless otherwise noted.1
Table 2.
Parameter
Description
Limit at TMIN, TMAX
Unit
fCLKIN
Frequency of clock input
6.144
MHz min
10.24
MHz max
tCK
Clock period ( = 1/fCLKIN)
98
ns min
163
ns max
t1
A0 and A1 setup time before RD/CS low
2
ns min
t2
Delay CS falling edge to WR/FSYNC rising edge
22
ns min
t3
Address/data setup time during a write cycle
3
ns min
t4
Address/data hold time during a write cycle
2
ns min
t5
Delay WR/FSYNC rising edge to CS rising edge
2
ns min
t6
Delay CS rising edge to CS falling edge
10
ns min
t7
Delay between writing address and writing data
2 × tCK + 20
ns min
t8
A0 and A1 hold time after WR/FSYNC rising edge
2
ns min
t9
Delay between successive write cycles
6 × tCK + 20
ns min
t10
Delay between rising edge of WR/FSYNC and falling edge of RD
2
ns min
t11
Delay CS falling edge to RD falling edge
2
ns min
t12
Enable delay RD low to data valid in configuration mode
VDRIVE = 4.5 V to 5.25 V
37
ns min
VDRIVE = 2.7 V to 3.6 V
25
ns min
VDRIVE = 2.3 V to 2.7 V
30
ns min
t13
RD rising edge to CS rising edge
2
ns min
t14A
Disable delay RD high to data high-Z
16
ns min
t14B
Disable delay CS high to data high-Z
16
ns min
t15
Delay between rising edge of RD and falling edge of WR/FSYNC
2
ns min
t16
SAMPLE pulse width
2 × tCK + 20
ns min
t17
Delay from SAMPLE before RD/CS low
6 × tCK + 20
ns min
t18
Hold time RD before RD low
2
ns min
t19
Enable delay RD/CS low to data valid
VDRIVE = 4.5 V to 5.25 V
17
ns min
VDRIVE = 2.7 V to 3.6 V
21
ns min
VDRIVE = 2.3 V to 2.7 V
33
ns min
t20
RD pulse width
6
ns min
t21
A0 and A1 set time to data valid when RD/CS low
VDRIVE = 4.5 V to 5.25 V
36
ns min
VDRIVE = 2.7 V to 3.6 V
37
ns min
VDRIVE = 2.3 V to 2.7 V
29
ns min
t22
Delay WR/FSYNC falling edge to SCLK rising edge
3
ns min
t23
Delay WR/FSYNC falling edge to SDO release from high-Z
VDRIVE = 4.5 V to 5.25 V
16
ns min
VDRIVE = 2.7 V to 3.6 V
26
ns min
VDRIVE = 2.3 V to 2.7 V
29
ns min
t24
Delay SCLK rising edge to DBx valid
VDRIVE = 4.5 V to 5.25 V
24
ns min
VDRIVE = 2.7 V to 3.6 V
18
ns min
VDRIVE = 2.3 V to 2.7 V
32
ns min
t25
SCLK high time
0.4 × tCK
ns min
t26
SCLK low time
0.4 × tCK
ns min
t27
SDI setup time prior to SCLK falling edge
3
ns min
t28
SDI hold time after SCLK falling edge
2
ns min


Số phần tương tự - AD2S1210ASTZ

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Analog Devices
AD2S1210ASTZ AD-AD2S1210ASTZ Datasheet
544Kb / 37P
   Variable Resolution, 10-Bit to 16-Bit R/D Converter
More results

Mô tả tương tự - AD2S1210ASTZ

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
Analog Devices
AD2S1210SST-EP-RL7 AD-AD2S1210SST-EP-RL7 Datasheet
345Kb / 16P
   Variable Resolution, 10-Bit to 16-Bit R/D Converter with Reference Oscillator
REV. 0
AD2S1210-10 AD-AD2S1210-10 Datasheet
544Kb / 37P
   Variable Resolution, 10-Bit to 16-Bit R/D Converter
AD2S1205 AD-AD2S1205 Datasheet
357Kb / 25P
   12-Bit R/D Converter with Reference Oscillator
Rev. PrB_10/06
AD2S1200 AD-AD2S1200 Datasheet
396Kb / 24P
   12-Bit R/D Converter with Reference Oscillator
REV. 0
AD2S1200 AD-AD2S1200_15 Datasheet
396Kb / 24P
   12-Bit R/D Converter with Reference Oscillator
REV. 0
AD2S1200 AD-AD2S1200_17 Datasheet
414Kb / 25P
   12-Bit R/D Converter Reference Oscillator
logo
Burr-Brown (TI)
ADC700 BURR-BROWN-ADC700 Datasheet
148Kb / 12P
   16-Bit Resolution With Microprocessor Interface A/D CONVERTER
logo
Analog Devices
ADADC71 AD-ADADC71_15 Datasheet
286Kb / 12P
   Complete, High Resolution 16-Bit A/D Converter
REV. C
logo
Texas Instruments
DAC56U TI1-DAC56U Datasheet
124Kb / 6P
[Old version datasheet]   Monolithic 16-Bit Resolution DIGITAL-TO-ANALOG CONVERTER
logo
Burr-Brown (TI)
DAC1600 BURR-BROWN-DAC1600 Datasheet
250Kb / 6P
   MONOLITHIC 16 BIT RESOLUTION DIGITAL - TO - ANALOG CONVERTER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36


bảng dữ liệu tải về

Go To PDF Page


Link URL




Chính sách bảo mật
ALLDATASHEET.VN
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không?  [ DONATE ] 

Alldatasheet là   |   Quảng cáo   |   Liên lạc với chúng tôi   |   Chính sách bảo mật   |   Trao đổi link   |   Tìm kiếm theo nhà sản xuất
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com