công cụ tìm kiếm bảng dữ liệu linh kiện điện tử
  Vietnamese  ▼
ALLDATASHEET.VN

X  

AM29BL802CB-90RZF bảng dữ liệu(PDF) 11 Page - Advanced Micro Devices

tên linh kiện AM29BL802CB-90RZF
Giải thích chi tiết về linh kiện  8 Megabit (512 K x 16-Bit) CMOS 3.0 Volt-only Burst Mode Flash Memory
Download  46 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
nhà sản xuất  AMD [Advanced Micro Devices]
Trang chủ  http://www.amd.com
Logo AMD - Advanced Micro Devices

AM29BL802CB-90RZF bảng dữ liệu(HTML) 11 Page - Advanced Micro Devices

Back Button AM29BL802CB-90RZF Datasheet HTML 7Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 8Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 9Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 10Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 11Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 12Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 13Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 14Page - Advanced Micro Devices AM29BL802CB-90RZF Datasheet HTML 15Page - Advanced Micro Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 46 page
background image
November 3, 2006 22371C7
Am29BL802C
9
D A TA
SH EET
Requirements for Reading Array Data
Array in Asynchronous (Non-Burst) Mode
To read array data from the outputs, the system must
drive the CE# and OE# pins to VIL. CE# is the power
control and selects the device. OE# is the output control
and gates array data to the output pins. WE# should re-
main at VIH.
Address access time (tACC) is equal to the delay from
stable addresses to valid output data. The chip enable
access time (tCE) is the delay from the stable
addresses and stable CE# to valid data at the output
pins. The output enable access time is the delay from
the falling edge of OE# to valid data at the output pins
(assuming the addresses have been stable for at least
tACC–tOE time).
The internal state machine is set for reading array
data in the upon device power-up, or after a hardware
reset. This ensures that no spurious alteration of the
memory content occurs during the power transition.
No command is necessary in this mode to obtain array
data. Standard microprocessor read cycles that as-
sert valid addresses on the device address inputs pro-
duce valid data on the device data outputs. The device
remains enabled for read access until the command
register contents are altered.
See “Reading Array Data in Non-burst Mode” for more
information. Refer to the AC Read Operations table for
timing specifications and to Figure 15 for the timing di-
agram. ICC1 in the DC Characteristics table represents
the active current specification for reading array data.
Requirements for Reading Array Data in
Synchronous (Burst) Mode
The device offers fast 32-word sequential burst reads
and is used to support microprocessors that implement
an instruction prefetch queue, as well as large data
transfers during system configuration.
Three additional pins—Load Burst Address (LBA#),
Burst Address Advance (BAA#), and Clock (CLK)—
allow interfacing to microprocessors and microcontrol-
lers with minimal glue logic. Burst mode read is a syn-
chronous operation tied to the rising edge of CLK. CE#,
OE#, and WE# are asynchronous (relative to CLK).
When the device is in asynchronous mode (after
power-up or RESET# pulse), any signals on the CLK,
LBA#, and BAA# inputs are ignored. The device oper-
ates as a conventional flash device, as described in the
previous section.
To enable burst mode operation, the system must issue
the Burst Mode Enable command sequence (see Table
4). After the device has entered the burst mode, the
system must assert Load Burst Address (LBA#) low for
one clock period, which loads the starting address into
the device. The first burst data is available after the
initial access time (tIACC) from the rising edge of the
CLK that loads the burst address. After the initial
access, subsequent burst data is available tBACC after
each rising edge of CLK.
The device increments the address at each rising edge
of the clock cycles while BAA# is asserted low. The 5-
bit burst address counter is set to 00000b at the
starting address. When the burst address counter is
reaches 11111b, the device outputs the last word in the
burst sequence, and outputs a low on IND#. If the
system continues to assert BAA#, on the next CLK the
device will output the data for the starting address—the
burst address counter will have “wrapped around” to
00000b. For example, if the initial address is xxxx0h,
the data order will be 0-1-2-3.....28-29-30-31-0-1...; if
the initial address is xxxx2h, the data order will be 2-3-
4-5.....28-29-30-31-0-1-2-3...; if the initial address is
xxxx8h, the data order will be 8-9-10-11.....30-31-0-1-
2-3-4-5-6-7-8-9....; and so on. Data will be repeated if
more than 32 clocks are supplied, and BAA# remains
asserted low.
A burst mode read operation is terminated using one of
three methods:
— In the first method, CE# is asserted high. The
device in this case remains in burst mode;
asserting LBA# low terminates the previous
burst read cycle and starts a new burst read
cycle with the address that is currently valid.
— In the second method, the Burst Disable
command sequence is written to the device. The
device halts the burst operation and returns to
the asynchronous mode.
— In the third method, RESET# is asserted low. All
opertations are immediately terminated, and the
device will revert to the asynchronous mode.
Note that writing the reset command will not terminate
the burst mode.
Burst Suspend/Burst Resume Operations
The device offers Burst Suspend and Burst Resume
operations. When both OE# and BAA# are taken high,
the device removes (“suspends”) the data from the
outputs (because OE# is high), but “holds” the data
internally. The device resumes burst operation when
either OE# and/or BAA# is asserted low. Asserting the
OE# only causes the device to present the same data
that was held during the Burst Suspend operation. As
long as BAA# is high, the device will continue to output
that word of data. Asserting both OE# and BAA# low
resumes the burst operation, and on the next rising
edge of CLK, increments the counter and outputs the
next word of data.


Số phần tương tự - AM29BL802CB-90RZF

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
SPANSION
AM29BL802CB-90R SPANSION-AM29BL802CB-90R Datasheet
768Kb / 46P
   8 Megabit (512 K x 16-Bit) CMOS 3.0 Volt-only Burst Mode Flash Memory
More results

Mô tả tương tự - AM29BL802CB-90RZF

nhà sản xuấttên linh kiệnbảng dữ liệuGiải thích chi tiết về linh kiện
logo
SPANSION
AM29BL802C SPANSION-AM29BL802C Datasheet
768Kb / 46P
   8 Megabit (512 K x 16-Bit) CMOS 3.0 Volt-only Burst Mode Flash Memory
AM29BL802C SPANSION-AM29BL802C_03 Datasheet
290Kb / 17P
   8 Megabit (512 K x 16-Bit) CMOS 3.0 Volt-only, Burst-mode, Boot Sector Flash Memory-Die Revision 1
logo
Advanced Micro Devices
AM29LV004B-1 AMD-AM29LV004B-1 Datasheet
769Kb / 40P
   4 Megabit (512 K x 8-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
AM29LV400B AMD-AM29LV400B_03 Datasheet
382Kb / 14P
   4 Megabit (512 K x 8-Bit/256 K x 16-Bit) CMOS 3.0 Volt-only, Boot Sector Flash Memory
AM29LV004 AMD-AM29LV004 Datasheet
455Kb / 36P
   4 Megabit (512 K x 8-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
AM29LV004B AMD-AM29LV004B Datasheet
39Kb / 6P
   4 Megabit (512 K x 8-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
AM29DL400B AMD-AM29DL400B Datasheet
534Kb / 42P
   4 Megabit (512 K x 8-Bit/256 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29LV400 AMD-AM29LV400 Datasheet
516Kb / 40P
   4 Megabit (512 K x 8-Bit/256 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
AM29LV400B AMD-AM29LV400B Datasheet
47Kb / 7P
   4 Megabit (512 K x 8-Bit/256 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
logo
SPANSION
AM29LV400BT-90EC SPANSION-AM29LV400BT-90EC Datasheet
1Mb / 48P
   4 Megabit (512 K x 8-Bit/256 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46


bảng dữ liệu tải về

Go To PDF Page


Link URL




Chính sách bảo mật
ALLDATASHEET.VN
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không?  [ DONATE ] 

Alldatasheet là   |   Quảng cáo   |   Liên lạc với chúng tôi   |   Chính sách bảo mật   |   Trao đổi link   |   Tìm kiếm theo nhà sản xuất
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com