công cụ tìm kiếm bảng dữ liệu linh kiện điện tử |
|
ML2252 bảng dữ liệu(PDF) 10 Page - OKI electronic componets |
|
ML2252 bảng dữ liệu(HTML) 10 Page - OKI electronic componets |
10 / 31 page FEDL2250DIGEST-01 OKI Semiconductor ML2252/54-XXX, ML22Q54 10/31 PIN DESCRIPTIONS-2 ML22Q54 Pins 44-pin plastic QFP Pin Symbol Type Description 43 BUSY2/ERR O When using the built-in ROM for voice output, this pin outputs “L” level while channel 2 side processes a command and while plays back voice. Works as ERR pin when using EXT command for the voice output. If an abnormality occurred in the transfer of data, the ERR pin outputs “L” level and the voice output may become noisy. “H” level at power on. 3 BUSY1 O Outputs “L” level while the channel 1 side processes a command and while plays back voice. “H” level at power on. 4 NCR2/ DL O The input command of channel 2 is valid at “H” level when using the built-in ROM for voice output. DL pin when using EXT command for the voice output. It outputs the voice data capture signal. The data is captured on the rising edge of DL. “H” level at power on. 5 NCR1/NDR O The command input of channel 1 side is valid at “H” level when using the built-in ROM for voice output. NDR pin when using EXT command for the voice output. The voice data input is effective at “H” level. “H” level at power on. 9 RESET I When “L” level is input to this pin, the device is reset, the oscillation stops, and AOUT and DAQ outputs go into GND level. 10 TEST I Test pin for the device. Input “L” level to this pin. This pin has a pull-down resistor built in. 14 XT I Wired to a crystal or ceramic oscillator. A feedback resistor of around 1 M Ω is built in between this XT pin and XT pin (pin 15). When using an external clock, input the clock from this pin. 15 XT O Wired to a ceramic or crystal oscillator. When using an external clock, keep this pin open. 16, 18, 19, 20 D3 D2 D1 D0 I/O CPU interface data bus pins in the parallel input interface. Channel status output pins when RD is at “L” level. The pins output the flash memory data when reading the built-in flash memory data. In the serial input interface, keep these pins at “L” level. 21 D4 I/O CPU interface data bus pin in the parallel input interface. The pin outputs flash memory data when reading the built-in flash memory data. When RD is at “L” level other than when reading the flash memory data, this pin usually outputs “L” level. In the serial input interface, keep this pin at “L” level. 23 D5/DO I/O CPU interface data bus pin in the parallel input interface. The pin outputs flash memory data when reading the built-in flash memory data. When RD is at “L” level other than when reading the flash memory data, this pin usually outputs “L” level. Channel status output pin in the serial input interface. When CS and RD are at “L” level, this D5/DO pin serially outputs the status of each channel in synchronization with SCK clock. When reading data of the built-in flash memory, the pin will output serially the flash memory data. |
Số phần tương tự - ML2252 |
|
Mô tả tương tự - ML2252 |
|
|
Link URL |
Chính sách bảo mật |
ALLDATASHEET.VN |
Cho đến nay ALLDATASHEET có giúp ích cho doanh nghiệp của bạn hay không? [ DONATE ] |
Alldatasheet là | Quảng cáo | Liên lạc với chúng tôi | Chính sách bảo mật | Trao đổi link | Tìm kiếm theo nhà sản xuất All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |